![]() |
LLR can't find all L1 cache
I have AMD Athlon X4 860K with L1=16*4+96*2=256 KB
But LLR write L1 cache size : 16 KB Could somebody explain this? pre-thanks |
In your calculation shown, what label does 16 have? What label does 96 have? (For example, instruction cache or data cache)
Why do you multiply by 4 or 2? Finally, now that you've labeled those items, why would a program only note one of the 16s, and none of the 96s? I wager you'll learn a fair bit about what cache does when you read about the answers to these questions. |
L1 D(Data?)=16KB *4
L1 I(intsructions?)=96KB*4 |
L1 is not shared between cores, so why multiply it by 4 (cores)?
|
[QUOTE=vasyannyasha;474309]I have AMD Athlon X4 860K with L1=16*4+96*2=256 KB
But LLR write L1 cache size : 16 KB Could somebody explain this? pre-thanks[/QUOTE] P95 and CPUZ report a 6700K as L2=256K. My understanding is that this value is 'per core'. With my previous AMD '8 core' CPU, I think P95 reported L2 per '2-ALU + 1 FPU' unit. |
[QUOTE=vasyannyasha;474309]I have AMD Athlon X4 860K with L1=16*4+96*2=256 KB
But LLR write L1 cache size : 16 KB Could somebody explain this?[/QUOTE] Don't worry about it. If LLR is mis-reporting cache sizes it will not affect its operation. |
Cpu-Z write
L1-D=16Kb*4 L1-I=96Kb*2(in previous message i wrote 96Kb*4. Sorry, my mistake. In first message everything is right) L2=2048Kb So L2 per core=2048/4=512Kb |
| All times are UTC. The time now is 16:09. |
Powered by vBulletin® Version 3.8.11
Copyright ©2000 - 2023, Jelsoft Enterprises Ltd.